Home
/
Computer and IT
/
SOC Physical Design STA/Timing Engineer (Silicon Engineering)
SOC Physical Design STA/Timing Engineer (Silicon Engineering)-April 2024
Sunnyvale
Apr 19, 2025
About SOC Physical Design STA/Timing Engineer (Silicon Engineering)

  SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars.

  SOC/ASIC PHYSICAL DESIGN STA/TIMING ENGINEER (SILICON ENGINEERING)

  At SpaceX we’re leveraging our experience in building rockets and spacecraft to deploy Starlink, the world’s most advanced broadband internet system. Starlink is the world’s largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We’ve only begun to scratch the surface of Starlink’s potential global impact and are looking for best-in-class engineers to help maximize Starlink’s utility for communities and businesses around the globe. 

  We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering). In this role, you will be developing cutting-edge next-generation FPGAs and ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.   

  RESPONSIBILITIES:

  Develop/support automated block and full chip level advanced timing/noise signoff flows (with advanced and parametric on chip variation, and voltage drop aware STA) Define block and full chip timing signoff criterion, methodology, constraints, modes and scenarios and close timing at multi-corner and multi-mode environments Develop/support signoff STA timing/power optimization engineering change order flows (Timing ECOs) and integrate them into physical design flow Work with systems and architecture, SOC integration, verification, DFT, mixed signal, IP owners, synthesis, and place/route teams to address the design challenges in the context of timing sign-off. Generate block timing budgets, clock and I/O context files Debug and drive fixing of constraint correlation issues between top and block level Develop clock network simulation and jitter analysis methodologies Drive custom IP integration, custom timing check flow enablement and closure until tapeout Guide full chip team to plan and build reference/special clock trees for minimal jitter and insertion delay Develop and run block/full chip level noise analysis flows and drive the noise/signal integrity closure with block and full chip engineers Work with voltage drop, architecture, package teams to understand voltage drops, guard banding requirements, voltage and library selection for signoff STA and noise analysis BASIC QUALIFICATIONS:

  Bachelor’s degree in electrical engineering, computer engineering or computer science 1+ years of professional experience in static timing analysis and timing closure of high-performance SOC designs PREFERRED SKILLS AND EXPERIENCE:

  Full chip and block level STA tapeout experience, constraint generation and partitioning Knowledge of deep sub-micron FinFET technology nodes (7nm and below) timing challenges, multi-corner and multimode timing closure, process variations, voltage drop aware STA, and clock reconvergence pessimism removal Experience with memories, I/Os, Analog IPs, SerDes, DDR, etc. preferred. Experience in industry standard STA and Noise/Signal integrity analysis tools Experience in clock jitter simulation and analysis methodologies Experience with clock domain crossings, DFT/Scan/MBIST/LBIST and understanding of their impact on physical design and timing closure Familiar with ASIC synthesis and physical design flows and methodologies Experience with high reliability design and implementations Excellent scripting skills (csh/bash, Perl, Python, TCL, Makefile, etc.) Self-driven individual with a can-do attitude, and an ability to work in a dynamic group environment ADDITIONAL REQUIREMENTS:

  Must be willing to work extended hours and weekends as needed COMPENSATION & BENEFITS:    

  Pay range:    

  Physical Design STA/Timing Engineer/Level I: $130,000.00 - $155,000.00/per year    

  Physical Design STA/Timing Engineer/Level II: $150,000.00 - $180,000.00/per year    

  Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.

  Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.

  ITAR REQUIREMENTS:

  To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C. § 1157, or (iv) Asylee under 8 U.S.C. § 1158, or be eligible to obtain the required authorizations from the U.S. Department of State. Learn more about the ITAR here. SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.

  Applicants wishing to view a copy of SpaceX’s Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should notify the Human Resources Department at (310) 363-6000.

Comments
Welcome to zdrecruit comments! Please keep conversations courteous and on-topic. To fosterproductive and respectful conversations, you may see comments from our Community Managers.
Sign up to post
Sort by
Show More Comments
SIMILAR JOBS
Director of Analytics, Data Marts and Metrics
At Realtor.com®, we have among the most comprehensive and accurate coverage of real estate listings and the most engaged users across all the online real estate portals. Our mission is to make buying
MacOS Developer with Sys side, OS Internals, networking .( 2 to 14 yrs exp)
Job Description The Elevator Pitch: Why will you enjoy this new opportunity? You have an analytical mind and a passion for the craft of software engineering, and you love solving problems and learnin
(Senior) Salesforce Administrator
No matter who you are, Pax8 is a place you can call home. We are growing globally, and are now expanding across Australia, New Zealand and Asia. Culture is important to us, and at Pax8, it's business
Enterprise Service Master Tech
Company Overview: The next generation of ADT Commercial is here. At Everon, we truly believe that our people are the difference - for our organization, the customers we serve and the communities we p
IT Support Manager
Position: IT Support Manager Department: Information Technology Role Overview: Lincoln Center for the Performing Arts is seeking a dynamic and experienced Helpdesk Support Manager to join our team. A
Staff Software Engineer - REDAPL
We are looking for a Staff Engineer to help us take REDAPL, our Referential Data Platform, to the next level. REDAPL is Datadog’s main platform for tracking our customers’ infrastructure resources an
Senior/Lead Software Engineer
We are looking for a motivated Senior/Lead Software Engineer willing to operate in production support. If you like to dig into complex systems and are great at troubleshooting, you are exactly who we
.NET Developer
Location: Richmond Hill, ON (Hybrid) This is a hybrid position primarily based in Richmond Hill, ON. We're committed to your flexibility and wellbeing and our hybrid strategy currently requires two d
Senior UX Experience Designer
Your role Are you excited by the power of digital technology to drive better client experiences? Are you obsessed with creating beautiful, yet meaningful experiences? Do you want to use your superior
Engineering Manager
Who are we? Here at Booking.com, Our aim is to make it easier for everyone to experience the world. We began by taking hotel bookings online over 20 years ago, and we've been crafting the travel indu
Copyright 2023-2025 - www.zdrecruit.com All Rights Reserved