Home
/
Comprehensive
/
Physical Design Engineer
Physical Design Engineer-April 2024
Phoenix
Apr 30, 2025
ABOUT INTEL
Intel creates world-changing technology that enriches the lives of every person on earth.
10,000+ employees
Technology
VIEW COMPANY PROFILE >>
About Physical Design Engineer

  Job Description

  Do Something Wonderful!

  The world is transforming - and so is Intel. Intel is a company of bold and curious inventors and problem solvers who create some of the most astounding technology advancements and experiences in the world. With a legacy of relentless innovation and a commitment to bring smart, connected devices to every person on Earth, our diverse and brilliant teams are continually searching for tomorrow's technology and revel in the challenge that changing the world for the better brings. We work every single day to design and manufacture silicon products that empower people’s digital lives. Come join us and do something wonderful!

  Who We Are

  We are the Intel CEG DDR Structural Design team driving the future of DDR technologies with Intel. We deliver custom analog and mixed signal layout designs for current and next generation DDR designs which are used across Intel's spectrum of products, including client CPUs, Server CPUs, and/or other domains.

  Who You Are

  The Physical Design Engineer drives integration of analog and mixed signal IPs and highspeed interfaces into subsystems or analog components and partners with package and platform teams on analog integration. Supports pathfinding studies in silicon development and relays feedback to silicon and packaging team on analog integration and tradeoffs. Guides the integration process from specification documentation to silicon tapeout and provides debugging support for analog functionality related debugs in the product. Possesses expertise in design verification flows, packaging effects, and integration flows to resolve integration challenges involved in mixed signal designs and deliver optimum performance of the overall circuit. Works closely with analog IP, SoC architecture, SoC design, package, and platform design functions to meet the analog specification for the product.

  Qualifications

  Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

  Minimum Qualifications:

  Possess a Master’s degree in Electrical Engineering or equivalent AND

  4+ years of experience in the following:

  Experience in Floorplanning (preferably in complex Mixed-Signal blocks involving multiple analog blocks)

  Experience in debug of LVS, DRC and other layout verification flows

  Experience in one or more of the follow industry standard tools (eg. Fusion Compiler, Primetime, Conformal etc.)

  Experience in one or more of the following scripting languages (eg. TCL, Perl, Python etc.)

  Preferred Qualifications:

  6+ years of experience in Physical Design

  Synthesis and PNR flows on designs with greater than 500k instances

  Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.

  Other Locations

  US, CA, Folsom; US, CA, Santa Clara

  Posting Statement

  All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

  Benefits

  We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here. (https://jobs.intel.com/en/benefits)

  Annual Salary Range for jobs which could be performed in US, California: $144,501.00-$217,311.00

  *Salary range dependent on a number of factors including location and experience

  Working Model

  This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

Comments
Welcome to zdrecruit comments! Please keep conversations courteous and on-topic. To fosterproductive and respectful conversations, you may see comments from our Community Managers.
Sign up to post
Sort by
Show More Comments
SIMILAR JOBS
Shift Lead
Job Description: Opens and closes the store in the absence of store management, including all required systems start-ups, required cash handling, and ensuring the floor and stock room are ready for t
Graphic Designer 3
Title: Graphic Designer 3 KBR is seeking a Graphics Design 3 to support the United States Space Force's (USSF) Satellite Control Network (SCN) in Colorado Springs. The SCN provides highly reliable an
Technical Specialist
Employment Status:RegularTime Type:Full timeBUILDING A WORLD CLASS TEAM STARTS WITH YOUAt the heart of CSA Group is a vision: making the world a better, safer, more sustainable place. It's been part
Landscape Tech
Description The landscape maintenance technician role withing Real Estate Operations has the responsibility for routine landscape maintenance, light building maintenance/carpentry repairs, and light
OUTSIDE SALES REPRESENTATIVE- Charlotte, NC
** This role is based in the Charlotte Metro Areas Position Purpose: The Outside Sales Representative is responsible for driving incremental sales growth and profitability through account relationshi
Vice President Finance, Marketing and Technology
About Lumen Lumen connects the world. We are igniting business growth by connecting people, data and applications – quickly, securely, and effortlessly. Together, we are building a culture and compan
Senior Manager, Workforce Planning
Senior Manager, Workforce Planning Location Billund, Denmark London, United Kingdom Job ID 0000011969 Category Human Resources Job Description Senior Manager, Workforce Planning and Analytics Do you
assembler
assembler. melville , new york posted 2 days ago job details summary $17 - $18 per hour temp to perm no requirements category production occupations referenceAB_4451972 job details What You'll Do: As
Retail Maintenance
Req ID: 429778 Address: 179 Turner Turnpike Stroud, OK, 74079 Welcome to Love’s! Where People are the Heart of Our Success Retail Maintenance Maintenance Techs help run our business by keeping a safe
Retail Stock & Fulfillment - Fashion Place
Job Description The ideal logistics processor is independent, motivated, results oriented and committed to providing outstanding customer experiences every day. A day in a Life… Receive, unload freig
Copyright 2023-2025 - www.zdrecruit.com All Rights Reserved