Home
/
Software Engineering
/
Layout Design Engineer
Layout Design Engineer-April 2024
Bangalore
Apr 22, 2025
ABOUT INTEL
Intel creates world-changing technology that enriches the lives of every person on earth.
10,000+ employees
Technology
VIEW COMPANY PROFILE >>
About Layout Design Engineer

  Job Description

  Join FIP IOs and Analog IP team as a Physical Design Engineer. Responsible to perform all aspects of Analog and Digital layout this includes Aided Design(CAD) tool utilization (layout editing/verification/DFM, quality and best PPA), in macro level with solid understanding of chip level design, ESD and packaging level (WB and C4). Planning a complex Digital and Analog layout assignments, interact well with design team and negotiating engineering tradeoffs to reach the best PPA target and to meet all the design requirements. Creates bottoms-up elements of chip level design including by not limited to FET, cell and block-level custom layouts, IO/IP level floor plans, abstract view generation(LEF), RC extraction, LVS, DRC, debug errors, full chip assembly, ESD checking, review and editing documentation and work with customers, release team, PDK team.

  Qualifications

  You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.Minimum Requirements: - Candidate must possess a bachelor's degree in electrical or computer Engineering or a related field and 6 years' experience -OR- a Master's degree in Electrical or Computer Engineering or a related field and 3 years' experience -OR- a PhD in Electrical or Computer Engineering and 1 years' experience.3 years of experience:• Able to contribute to the layout execution at a prominent level.• Drives high level layout execution on moderately complex blocks. Given established boundary conditions and constraints, develops detailed task lists, forecasts resource requirements, and creates long range schedules for sections and small projects.• Creates bottoms up elements of chip design including but not limited to FET, cell, and blocklevel custom layouts, IOs/ IP level floor plans, abstract view generation, RC extraction and schematic.• Layout verification and debug using phases of physical design development including parasitic extraction, static timing, wire load models, clock generation, customer polygon editing, autoplace and route algorithms, floor planning, fullchip assembly, packaging, and verification.• Troubleshoots a wide variety up to and including difficult design issues and applied proactive intervention.• Schedules, staffs, executes and verifies complex chips development and execution of project methodologies and/or flow developments.• Requires expansive knowledge and practical application of methodologies and physical design.• Typically performs as a highly proficient technical individual contributor or specialist on complex layout and leadership assignments.• Lead family/GP IO level and special IOs with full chip integration.

  Inside this Business Group

  As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore's Law to bring smart, connected devices to every person on Earth.

  Posting Statement

  All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

  Benefits

  We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.

  It has come to our notice that some people have received fake job interview letters ostensibly issued by Intel, inviting them to attend interviews in Intel's offices for various positions and further requiring them to deposit money to be eligible for the interviews. We wish to bring to your notice that these letters are not issued by Intel or any of its authorized representatives. Hiring at Intel is based purely on merit and Intel does not ask or require candidates to deposit any money. We would urge people interested in working for Intel, to apply directly at https://jobs.intel.com/ and not fall prey to unscrupulous elements.

  Working Model

  This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

Comments
Welcome to zdrecruit comments! Please keep conversations courteous and on-topic. To fosterproductive and respectful conversations, you may see comments from our Community Managers.
Sign up to post
Sort by
Show More Comments
SIMILAR JOBS
Project Engineering Manager-SMR
Job Description Summary The Project Engineering Manager - SMR will coordinate or/and execute as required the engineering and design of assigned projects along with technical aspects of the contract.
STAFF SITE RELIABILITY ENGINEER
About Netskope Today, there's more data and users outside the enterprise than inside, causing the network perimeter as we know it to dissolve. We realized a new perimeter was needed, one that is buil
Turbine Technician - 1st Shift
Job Description Summary The Turbine Technician will perform any or all the operations necessary for the assembly, disassembly, test, prep, or de-prep of LM6000, LM2500 and LMS100 gas turbine engines,
Senior Workfront Consultant
Our Company Changing the world through digital experiences is what Adobe's all about. We give everyone-from emerging artists to global brands-everything they need to design and deliver exceptional di
Facility Engineering Technician Assistant
Department: Enterprise Facility Engineering Position Type: Employee Position Reports To: Facility Engineering Maintenance Group Supervisor Position Supervises: N/A Pay Range: $18.65-$25.20 SA Status:
Control Systems Engineer
  Our Opportunity: Chewy is seeking passionate, self-starting, problem solving Controls Systems Engineer-Front Half Nights / 5pm - 330am / Sunday to Wednesday at our Mount Juliet, TN fulfillment cent
System Test Engineer
Your Title: System Test Engineer Job Location: Sunnyvale, CA (onsite, security clearance) Our Department: Trimble Military and Advanced Systems. Trimble is the market leader in high-performance embed
Intern, Program Manager, Fusion Platform
Job Requisition ID # 23WD72468 La traduction en Français se trouve plus bas!/The French translation can be found below! 23WD72468 - Intern, Program Manager, Fusion Platform Position Overview This is
Senior ERP D365 F&SCM Technical Architect
Introduction: You're a collaborator who loves solving problems with technology and using your good interpersonal and organizational skills to build positive relationships. We'll surround you with peo
Technical Consultant ll, Fire Protection
Pay Philosophy The typical starting salary range for this role is determined by a number of factors including skills, experience, education, certifications and location. The full salary range for thi
Copyright 2023-2025 - www.zdrecruit.com All Rights Reserved